## Sample Computer Design Questions

1. A proposed datapath of a CPU to implement an instruction set architecture is:



The functional specification of the ALU is:

| fn  | function           | fn  | function                      |
|-----|--------------------|-----|-------------------------------|
|     |                    |     | res = 1                       |
|     | res = d1           | 101 | res = d2                      |
| 010 | res = a + b + c0   | 110 | $res = a + \overline{b} + c0$ |
| 011 | $res = a \wedge b$ | 111 | $res = a \downarrow b$        |

Among the instructions in the instruction set are:

|     | Syntax        | Semantics                         |
|-----|---------------|-----------------------------------|
| add | rs, rt        | $R[s] \leftarrow R[s] + M[R[t]]$  |
| sw  | rs, displ(rt) | $M[displ + R[t]] \leftarrow R[s]$ |

- (a) Define a suitable control word format for the CPU defined by the diagrams.
- (b) Provide the binary sequence for the appropriate control for the  $\mu$ -instruction "R[s]  $\leftarrow$  R[s] + din".
- (c) In the CPU datapath, all registers and multiplexers have a 5 ns propagation delay, register files and memories have a 10 ns delay, and the ALU has a 30 ns delay. Construct the unfolded data flow (UDF) diagram for the "add" instruction and determine the lower bound on clock period from the diagram. Label each component as it is labelled in the datapath and indicate each stage. Label the memory component by "MEM.

  (6 marks)
- (d) Determine the best place to place a single register in the CPU datapath so as to reduce the lower bound on the clock period. Indicate that location on both your UDF diagram (in 2.c) and on the CPU datapath (last page) and compute the lower bound on the clock period for the revised UDF diagram.

2. A designer proposes an alternate "non von Neumann" datapath for the implementation of a set of instructions that include:

$$\begin{array}{c|cc} & Syntax & Semantics \\ \hline add & rs, \, rt & R[s] \leftarrow R[s] + R[t] \\ sw & rt, \, displ(rs) & M[displ + R[s]] \leftarrow R[t] \\ \hline \end{array}$$



- (a) Draw an unfolded dataflow (UDF) diagram for the "add" instruction. Label the components.
- (b) Draw an unfolded dataflow (UDF) diagram for the "sw" instruction. Label the components.
- 3. Consider the following unfolded data flow (UDF) diagram:



- (a) What is the lower bound on the clock period necessary for the corresponding datapath to execute correctly?
- (b) You have a supply of registers (1 ns propagation delay) with which you can pipeline this UDF.
  - i. Determine the fewest number required to obtain the shortest possible clock period and indicate on the diagram where they would be placed.
  - ii. Determine the propagation delay of each stage.
  - iii. What is the minimum clock period?